A 60GHz variable-gain LNA in 65nm CMOS
Arun Natarajan, Sean Nicolson, et al.
A-SSCC 2008
An integral-path self-calibration scheme is introduced as part of a 20.1 GHz to 26.7 GHz low-noise PLL in 32 nm CMOS SOI. A dual-loop architecture in combination with an integral path measurement and correction scheme desensitizes the loop transfer function to the VCO's small signal gain variations. The spread of gain peaking is reduced by self-calibration from 2.4 dB to 1 dB, when measured at 70 sites on a 300 mm wafer. The PLL has a measured phase noise @10 MHz offset of-126.5 dBc/Hz at 20.1 GHz and-124.2 dBc/Hz at 24 GHz © 2012 IEEE.
Arun Natarajan, Sean Nicolson, et al.
A-SSCC 2008
Timothy O. Dickson, Yong Liu, et al.
IEEE JSSC
Bodhisatwa Sadhu, Mark A. Ferriss, et al.
IEEE JSSC
Wooram Lee, Caglar Ozdag, et al.
IEEE Journal of Solid-State Circuits