Andreas Kerber, Eduard Albert Cartier
IEEE T-DMR
Variability induced by bias temperature instability is an increasing concern in aggressively scaled CMOS technologies. To assess the stochastic nature of the instability, we demonstrate that the recently introduced voltage ramp stress methodology properly captures the variance component and thus can be used to study stochastic effects related to transistor design and gate-stack processes. © 2013 IEEE.
Andreas Kerber, Eduard Albert Cartier
IEEE T-DMR
Daeyoung Lim, Richard Haight, et al.
Applied Physics Letters
Barry P. Linder, Eduard Cartier, et al.
VLSI-TSA 2013
Kisik Choi, Takashi Ando, et al.
ECS Meeting 2013