Rajiv Ramaswami, Kumar N. Sivarajan
IEEE/ACM Transactions on Networking
A method for multilevel validation and testing of architectural timing models (timers) coded to predict cycles-per-instruction performance of CMOS RISC processors, is described. Establishment of cause and effect relationships in terms of modal defects and associated fault signatures, verification of steady-state behavior pipeline flow against analytically predicted signatures using a derived application-based test loop kernels and verification of the 'core' parameters of pipeline-level machine organization using derived synthetic test cases, are emphasized.
Rajiv Ramaswami, Kumar N. Sivarajan
IEEE/ACM Transactions on Networking
Sabine Deligne, Ellen Eide, et al.
INTERSPEECH - Eurospeech 2001
Raymond F. Boyce, Donald D. Chamberlin, et al.
CACM
Indranil R. Bardhan, Sugato Bagchi, et al.
JMIS