Gal Badishi, Idit Keidar, et al.
IEEE TDSC
Significant challenges face DRAM scaling toward and beyond the 0.10-μm generation. Scaling techniques used in earlier generations for the array-access transistor and the storage capacitor are encountering limitations which necessitate major innovation in electrical operating mode, structure, and processing. Although a variety of options exist for advancing the technology, such as low-voltage operation, vertical MOSFETs, and novel capacitor structures, uncertainties exist about which way to proceed. This paper discusses the interrelationships among the DRAM scaling requirements and their possible solutions. The emphasis is on trench-capacitor DRAM technology.
Gal Badishi, Idit Keidar, et al.
IEEE TDSC
S. Sattanathan, N.C. Narendra, et al.
CONTEXT 2005
Chi-Leung Wong, Zehra Sura, et al.
I-SPAN 2002
Alessandro Morari, Roberto Gioiosa, et al.
IPDPS 2011