Fan Jing Meng, Ying Huang, et al.
ICEBE 2007
Single-chip SDH/SONET framer architectures are described that permit data aggregation from several line ports. After presenting an overview of the usual parallel approach and an extension thereof that exploits distributed algorithms, we introduce a novel data-multiplexing architecture that should be suitable for accommodating data from a relatively large number of ports in a single device. In combination with the new virtual concatenation feature of SDH/SONET, this architecture should also allow transport of data from high-bandwidth applications over multiple wavelengths or multiple fibers.
Fan Jing Meng, Ying Huang, et al.
ICEBE 2007
N.K. Ratha, A.K. Jain, et al.
Workshop CAMP 2000
Indranil R. Bardhan, Sugato Bagchi, et al.
JMIS
A. Gupta, R. Gross, et al.
SPIE Advances in Semiconductors and Superconductors 1990