Frank R. Libsch, S.C. Lien
IBM J. Res. Dev
The IBM POWER7® microprocessor, which is the next-generation IBM POWER® processor, leverages IBM's 45-nm silicon-on-insulator (SOI) process with embedded dynamic random access memory to achieve industry-leading performance. To deliver this complex 567-mm2 die, the IBM design team made significant innovations in chip design methodology. This paper describes the most critical methodology innovations specific to POWER7 design, which were in modularity, timing closure, and design efficiency. © 2011 by International Business Machines Corporation.
Frank R. Libsch, S.C. Lien
IBM J. Res. Dev
Hans Becker, Frank Schmidt, et al.
Photomask and Next-Generation Lithography Mask Technology 2004
Thomas R. Puzak, A. Hartstein, et al.
CF 2007
Rajeev Gupta, Shourya Roy, et al.
ICAC 2006