A. Bette, J.K. DeBrosse, et al.
VLSI Circuits 2003
This paper describes a novel random access memory system. The system is based on a destructive-read memory buffered by a destructive-read memory cache for hidden write back. SRAM comparable random access cycle time (tRC) is achieved, as tRC of the architecture is limited only by the destructive-read time of the memory array. By using a DRAM array as cache, the silicon area is reduced by about 25% from SRAM-cache system. Write back algorithms have been proved by mathematical models, and confirmed by simulations.
A. Bette, J.K. DeBrosse, et al.
VLSI Circuits 2003
Troy Beukema, Michael Sorna, et al.
IEEE Journal of Solid-State Circuits
Jonghae Kim, Jean-Olivier Plouchart, et al.
VLSI Circuits 2003
Ankur Agrawal, Monodeep Kar, et al.
VLSI Technology 2023