A.B. McLean, R.H. Williams
Journal of Physics C: Solid State Physics
We have fabricated TiN/Poly-Si gated MOS devices with SrTiO3/HfO2 dual layer gate dielectric. These gate dielectrics show EOT (Equivalent Oxide Thickness) scaling of less than 0.7 nm as well as large Vfb shift in the nMOS direction after conventional gate first process. A sweet spot is observed for 0.5 nm SrTiO3 where a band-edge effective work-function is obtained with improved EOT, reduced gate leakage and minimal hysteresis increase. But Sr diffuse into the interfacial layer leads to interface degradation. It is shown that proper PDA (post-deposition anneal) can improve interface quality while maintaining thinner EOT. © 2007 Elsevier B.V. All rights reserved.
A.B. McLean, R.H. Williams
Journal of Physics C: Solid State Physics
S.F. Fan, W.B. Yun, et al.
Proceedings of SPIE 1989
Elizabeth A. Sholler, Frederick M. Meyer, et al.
SPIE AeroSense 1997
Corneliu Constantinescu
SPIE Optical Engineering + Applications 2009