SOI FinFET versus bulk FinFET for 10nm and below
Terence B. Hook, F. Allibert, et al.
S3S 2014
Short-channel (L = 25 nm) silicon-on-insulator (SOI) device performances over a range of gate work function from band edge to midgap and a range of gate-dielectric permittivity from 3.9 to 15 are studied using a two-dimensional simulator that takes into account quantum-mechanical effects. A tradeoff between metal-gate work-function requirements, gate-dielectric permittivity, and device design criteria is presented. For a high-performance device design criteria, device performance benefits are also quantified as a function of gate work function and gate-dielectric permittivity. The results suggest that the maximum benefits can be obtained even when the metal-gate work function is within 110 meV (90 meV) below (above) the conduction (valence) band edge for 25-nm SOI nMOSFETs (pMOSFETs). © 2006 IEEE.
Terence B. Hook, F. Allibert, et al.
S3S 2014
Shay Reboh, Chen Zhang, et al.
VLSI Technology and Circuits 2025
Hasan M. Nayfeh, Nivo Rovedo, et al.
IEEE Transactions on Electron Devices
Pranita Kerber, Qintao Zhang, et al.
IEEE Electron Device Letters