Resistivity of copper interconnects beyond the 7 nm node
Adam Pyzyna, Robert L. Bruce, et al.
VLSI Technology 2015
This paper describes historical efforts of replacing SiO2 by high-k dielectric, and an implementation of high-k/metal gate (HK/MG) gate stack into the product level of industry standard low power bulk technology and high performance silicon-on-insulator (SOI) complementary metal-oxide-semiconductor (CMOS) devices. HK/MG stack provides further device scaling in channel length and inversion thickness (Tinv), leading to enable contact gate pitch scaling. Mobility degradation with Tinv scaling and threshold voltage (Vt) variability due to random telegraph noise and random dopant fluctuations at 15nm node and beyond are discussed, followed by outlook of future generation CMOS devices. ©The Electrochemical Society.
Adam Pyzyna, Robert L. Bruce, et al.
VLSI Technology 2015
Cindy Wang, Josephine Chang, et al.
VLSI-TSA 2009
Pouya Hashemi, Karthik Balakrishnan, et al.
PRiME/ECS Meeting 2016
Zhibin Ren, Jin Cai, et al.
CSTIC 2011