S. Kim, Hee Jin Choi, et al.
CLEO/Europe-EQEC 2021
In this letter, we present vertical InAs-Si nanowire heterojunction tunnel FETs (TFETs). The devices consist of an InAs source on a Si channel and drain, with a wraparound gate stack. The Si-InAs combination allows achieving high I \rm on of 2.4 and an inverse subthreshold slope of 150 mV/dec measured over three decades of current. Ni alloying of the InAs top contact is shown to improve performance of both diodes and TFETs significantly. The combination of higher doping at the contact and the alloying also leads to an enhanced performance compared with previously published devices. © 2012 IEEE.
S. Kim, Hee Jin Choi, et al.
CLEO/Europe-EQEC 2021
Andreas Schenk, Reto Rhyner, et al.
DRC 2012
Kirsten E. Moselund, D. Cutaia, et al.
IEEE T-ED
Heinz Schmid, Benedikt F. Mayer, et al.
S3S 2017