Brian W. Curran, Yuen H. Chan, et al.
IBM J. Res. Dev
A new technique is described for reducing computational complexity and improving accuracy of combined power distribution and interconnect noise prediction for wide, on-chip data-buses. The methodology uses lossy transmission-line power-blocks with frequency-dependent properties needed for the multigigahertz clock frequencies. The interaction between delta-I noise, common-mode noise, and crosstalk and their effect on timing is illustrated with simulations using representative driver and receiver circuits and on-chip interconnections. © 2006 IEEE.
Brian W. Curran, Yuen H. Chan, et al.
IBM J. Res. Dev
Yulei Zhang, Xiang Hu, et al.
IEEE Transactions on VLSI Systems
Alina Deutsch
Proceedings of the IEEE
Lijun Jiang, Chuan Xu, et al.
APEMC 2010