Jianyong Xie, Daehyun Chung, et al.
3DIC 2009
A new technique is described for reducing computational complexity and improving accuracy of combined power distribution and interconnect noise prediction for wide, on-chip data-buses. The methodology uses lossy transmission-line power-blocks with frequency-dependent properties needed for the multigigahertz clock frequencies. The interaction between delta-I noise, common-mode noise, and crosstalk and their effect on timing is illustrated with simulations using representative driver and receiver circuits and on-chip interconnections. © 2006 IEEE.
Jianyong Xie, Daehyun Chung, et al.
3DIC 2009
Ling Zhang, Wenjian Yu, et al.
DAC 2008
Jianyong Xie, Daehyun Chung, et al.
EPEPS 2009
Haikun Zhu, Rui Shi, et al.
IEEE Topical Meeting EPEPS 2006