Donald Samuels, Ian Stobert
SPIE Photomask Technology + EUV Lithography 2007
The error detection and correction capability of the IBM POWER6™ processor enables high tolerance to single-event upsets. The soft-error resilience was tested with proton beam- and neutron beam-induced fault injection. Additionally, statistical fault injection was performed on a hardware-emulated POWER6 processor simulation model. The error resiliency is described in terms of the proportion of latch upset events that result in vanished errors, corrected errors, checkstops, and incorrect architected states. © Copyright 2008 by International Business Machines Corporation.
Donald Samuels, Ian Stobert
SPIE Photomask Technology + EUV Lithography 2007
Elizabeth A. Sholler, Frederick M. Meyer, et al.
SPIE AeroSense 1997
Yun Mao, Hani Jamjoom, et al.
CoNEXT 2006
Beomseok Nam, Henrique Andrade, et al.
ACM/IEEE SC 2006