Raymond Wu, Jie Lu
ITA Conference 2007
The IBM POWER4 processor is a 174-million-transistor chip that runs at a clock frequency of greater than 1.3 GHz. It contains two microprocessor cores, high-speed buses, and an on-chip memory subsystem. The complexity and size of POWER4, together with its high operating frequency, presented a number of significant challenges for its multisite design team. This paper describes the circuit and physical design of POWER4 and gives results that were achieved. Emphasis is placed on aspects of the design methodology, clock distribution, circuits, power, integration, and timing that enabled the design team to meet the project goals and to complete the design on schedule.
Raymond Wu, Jie Lu
ITA Conference 2007
Inbal Ronen, Elad Shahar, et al.
SIGIR 2009
Hans Becker, Frank Schmidt, et al.
Photomask and Next-Generation Lithography Mask Technology 2004
Rajiv Ramaswami, Kumar N. Sivarajan
IEEE/ACM Transactions on Networking