Rajiv V. Joshi, Rouwaida Kanj, et al.
IEEE Transactions on VLSI Systems
This paper describes modeling and hardware results of how the soft-error rate (SER) of a 65-nm silicon-on-insulator SRAM memory cell changes over time, as semiconductor aging effects shift the SRAM cell behavior. This paper also describes how the SER changes in the presence of systematic and random manufacturing variation. © 2008 IEEE.
Rajiv V. Joshi, Rouwaida Kanj, et al.
IEEE Transactions on VLSI Systems
Lama Shaer, Rouwaida Kanj, et al.
ISQED 2017
Rajiv Joshi, Rouwaida Kanj
ICICDT 2009
John Barth, Don Plass, et al.
VLSI Circuits 2012