Nanowire FET design for 7-nm SOI-CMOS technology
Ishita Jain, Anil K. Bansal, et al.
S3S 2015
The introduction of FinFET architecture was expected to alleviate the issue of mismatch compared with planar technology, given the lower doping levels required. However, several authors have reported better mismatch results for planar technology suggesting additional challenges for FinFET architecture. An additional mechanism previously not considered arising from charge present at points of disturbance in the silicon lattice in tapering and wavering fins is shown to contribute to transistor mismatch. We show that including this mechanism improves the quantitative understanding of mismatch in FinFETs.
Ishita Jain, Anil K. Bansal, et al.
S3S 2015
Barry P. Linder, A. Dasgupta, et al.
IRPS 2016
C. J. Penny, S. Gates, et al.
IITC 2017
Rajiv V. Joshi, Keunwoo Kim, et al.
IEEE Transactions on VLSI Systems