Surendra B. Anantharaman, Joachim Kohlbrecher, et al.
MRS Fall Meeting 2020
We introduce a planar, triple-self-aligned double-gate FET structure ("PAGODA"). Device fabrication incorporates wafer bonding, front-end CMP, mixed optical/ebeam lithography, silicided silicon source/drain sidewalls, and back gate undercut and passivation. We demonstrate double-gate FET operation with good transport at both interfaces, inverter action, and NOR logic.
Surendra B. Anantharaman, Joachim Kohlbrecher, et al.
MRS Fall Meeting 2020
Shu-Jen Han, Dharmendar Reddy, et al.
ACS Nano
A. Gupta, R. Gross, et al.
SPIE Advances in Semiconductors and Superconductors 1990
Revanth Kodoru, Atanu Saha, et al.
arXiv