S. Cohen, T.O. Sedgwick, et al.
MRS Proceedings 1983
We introduce a planar, triple-self-aligned double-gate FET structure ("PAGODA"). Device fabrication incorporates wafer bonding, front-end CMP, mixed optical/ebeam lithography, silicided silicon source/drain sidewalls, and back gate undercut and passivation. We demonstrate double-gate FET operation with good transport at both interfaces, inverter action, and NOR logic.
S. Cohen, T.O. Sedgwick, et al.
MRS Proceedings 1983
Frank R. Libsch, Takatoshi Tsujimura
Active Matrix Liquid Crystal Displays Technology and Applications 1997
R.W. Gammon, E. Courtens, et al.
Physical Review B
R.D. Murphy, R.O. Watts
Journal of Low Temperature Physics