A. Khakifirooz, Kangguo Cheng, et al.
VLSI-TSA 2010
We detail the use of ring oscillators (ROs) for yield learning during the research phase of a CMOS technology generation. Failing circuits are located and classified based on electrical analysis of ROs and FETs (Field Effect Transistor) wired out from RO environments. Based on electrical data and binning methods, we improve detection and classification fault methodologies and form a yield detractor pareto. Inline defect monitoring can help to estimate RO yield and is essential in CMOS technology research.
A. Khakifirooz, Kangguo Cheng, et al.
VLSI-TSA 2010
Xiaobin Yuan, Jae-Eun Park, et al.
IIRW 2007
Nicholas A. Lanzillo, Kisik Choi, et al.
IEEE Electron Device Letters
Miaomiao Wang, Richard G. Southwick, et al.
IRPS 2018