A 353mW 112Gb/s Discrete Multitone Wireline Receiver Datapath with Time-Based ADC in 5nm FinFET
- Jaewon Lee
 - Pier Andrea Francese
 - et al.
 
- 2025
 - ISSCC 2025
 
Education:
Job Title: Senior Research Scientist, 2022
Memberships: IEEE Senior Member, 2009
Research Activities: Integrated Circuit Design (analog, mixed-signal)
Research Areas:
Papers: 90+ (status 2024)
Patents: 50+ (status 2024)
Designing the next generation High-Speed I/O Links targeting low power consumption, low latency and small silicon area.