William Hinsberg, Joy Cheng, et al.
SPIE Advanced Lithography 2010
This paper discusses the electrostatic discharge (ESD) robustness in silicon-on-insulator (SOI) high-pin-count high-performance semiconductor chips. The ESD results demonstrate that sufficient ESD protection levels are achievable in SOI microprocessors using lateral ESD SOI polysilicon-bound gated diodes without the need for additional masking steps, process implants or ESD design area. © 2000 Elsevier Science B.V.
William Hinsberg, Joy Cheng, et al.
SPIE Advanced Lithography 2010
Heinz Schmid, Hans Biebuyck, et al.
Journal of Vacuum Science and Technology B: Microelectronics and Nanometer Structures
Sung Ho Kim, Oun-Ho Park, et al.
Small
J.K. Gimzewski, T.A. Jung, et al.
Surface Science