R.W. Gammon, E. Courtens, et al.
Physical Review B
This paper discusses the electrostatic discharge (ESD) robustness in silicon-on-insulator (SOI) high-pin-count high-performance semiconductor chips. The ESD results demonstrate that sufficient ESD protection levels are achievable in SOI microprocessors using lateral ESD SOI polysilicon-bound gated diodes without the need for additional masking steps, process implants or ESD design area. © 2000 Elsevier Science B.V.
R.W. Gammon, E. Courtens, et al.
Physical Review B
Frank R. Libsch, Takatoshi Tsujimura
Active Matrix Liquid Crystal Displays Technology and Applications 1997
T.N. Morgan
Semiconductor Science and Technology
Kenneth R. Carter, Robert D. Miller, et al.
Macromolecules