Frank Stem
C R C Critical Reviews in Solid State Sciences
This paper discusses the electrostatic discharge (ESD) robustness in silicon-on-insulator (SOI) high-pin-count high-performance semiconductor chips. The ESD results demonstrate that sufficient ESD protection levels are achievable in SOI microprocessors using lateral ESD SOI polysilicon-bound gated diodes without the need for additional masking steps, process implants or ESD design area. © 2000 Elsevier Science B.V.
Frank Stem
C R C Critical Reviews in Solid State Sciences
P. Martensson, R.M. Feenstra
Journal of Vacuum Science and Technology A: Vacuum, Surfaces and Films
A. Gangulee, F.M. D'Heurle
Thin Solid Films
K.N. Tu
Materials Science and Engineering: A