(Invited) bringing HI-Vs into CMOS: From materials to circuits
Lukas Czornomaz, Veeresh Deshpande, et al.
ECS Meeting 2017 - New Orleans
A thin amorphous silicon interlayer, inserted between the III-V semiconductor and the gate dielectric is expected to prevent III-V oxidation, as required for high-mobility channel transistors. We demonstrate that the addition of a thin Al2O3 barrier layer between the a-Si and the high-k HfO2, together with optimized post-metallization annealing, is the key to reduce the a-Si consumption and to achieve a highly scaled gate stack with equivalent oxide thickness of ∼0.8 nm. The evolution of the interfaces during growth and the quality of the stack are investigated by in-situ X-ray photoelectron spectroscopy and electrical measurements on metal-oxide-semiconductors capacitors. © 2011 American Institute of Physics.
Lukas Czornomaz, Veeresh Deshpande, et al.
ECS Meeting 2017 - New Orleans
Clarissa Convertino, C. B. Zota, et al.
IEDM 2018
Felix Eltes, J. Elliott Ortmann, et al.
CLEO/Europe-EQEC 2019
Veeresh Deshpande, V. Djara, et al.
IEDM 2015